CUDA-accelerated delay fault simulation

dc.contributor.authorSchneider, Ericde
dc.date.accessioned2012-05-14de
dc.date.accessioned2016-03-31T07:59:30Z
dc.date.available2012-05-14de
dc.date.available2016-03-31T07:59:30Z
dc.date.issued2011de
dc.description.abstractIn todays VLSI chip manufacturing processes variations occur, that may manifest as delay defects and affect the timing behaviour of the circuit. In general, these delay faults only occur under at-speed test conditions and it requires special effort to simulate them. Since fault simulation is inherently parallelizable, NVIDIAs Compute Unified Device Architecture (CUDA) is used for utilizing general purpose graphics processing units (GPGPUs) in order to exploit available parallelism. The goal of this study thesis was the implementation of a delay fault simulator to simulate the behaviour of small delay faults on CUDA devices and its integration into a diagnosis framework for application of the Partially Overlapping Impact couNTER (POINTER) algorithm. A series of experiments was performed to observe the diagnosability of the delay faults.en
dc.identifier.other368449009de
dc.identifier.urihttp://nbn-resolving.de/urn:nbn:de:bsz:93-opus-73808de
dc.identifier.urihttp://elib.uni-stuttgart.de/handle/11682/2839
dc.identifier.urihttp://dx.doi.org/10.18419/opus-2822
dc.language.isoende
dc.rightsinfo:eu-repo/semantics/openAccessde
dc.subject.ddc004de
dc.titleCUDA-accelerated delay fault simulationen
dc.typeStudyThesisde
ubs.fakultaetFakultät Informatik, Elektrotechnik und Informationstechnikde
ubs.institutInstitut für Technische Informatikde
ubs.opusid7380de
ubs.publikation.typStudienarbeitde

Files

Original bundle

Now showing 1 - 1 of 1
Thumbnail Image
Name:
STUD_0078.pdf
Size:
3.52 MB
Format:
Adobe Portable Document Format

License bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
935 B
Format:
Plain Text
Description: