Low power memory allocation and mapping for area-constrained systems-on-chips

dc.contributor.authorStrobel, Manuel
dc.contributor.authorEggenberger, Marcus
dc.contributor.authorRadetzki, Martin
dc.date.accessioned2016-07-22T13:54:22Z
dc.date.available2016-07-22T13:54:22Z
dc.date.issued2016de
dc.description.abstractLarge fractions of today’s embedded systems’ power consumption can be attributed to the memory subsystem. In order to reduce this fraction, we propose a mathematical model to optimize on-chip memory configurations for minimal power. We exploit the power reduction effect of splitting memory into subunits with frequently accessed addresses mapped to small memories. The definition of an integer linear programming model enables us to solve the twofold problem of allocating an optimal set of memory instances with varying size on the one hand and finding an optimal mapping of application segments to allocated memories on the other hand. Experimental results yield power reductions of up to 82 % for instruction memory and 73 % for data memory. Area usage, at the same time, deteriorates by only 2.1 %, respectively, 1.2 % on average and even improves in some cases. Flexibility and performance of our model make it a valuable tool for low power system-on-chip design, either for efficient design space exploration or as part of a HW/SW codesign synthesis flow.en
dc.identifier.issn1687-3963
dc.identifier.issn1687-3955
dc.identifier.other475576594de
dc.identifier.urihttp://nbn-resolving.de/urn:nbn:de:bsz:93-opus-ds-88347de
dc.identifier.urihttp://elib.uni-stuttgart.de/handle/11682/8834
dc.identifier.urihttp://dx.doi.org/10.18419/opus-8817
dc.language.isoende
dc.relation.uridoi:10.1186/s13639-016-0039-5de
dc.rightsinfo:eu-repo/semantics/openAccessde
dc.subject.ddc004de
dc.titleLow power memory allocation and mapping for area-constrained systems-on-chipsen
dc.typearticlede
ubs.bemerkung.externOriginally published by SpringerOpende
ubs.fakultaetInformatik, Elektrotechnik und Informationstechnikde
ubs.institutInstitut für Technische Informatikde
ubs.publikation.seiten12de
ubs.publikation.sourceEURASIP journal on embedded systems 2017 (2017), Nr. 2de
ubs.publikation.typZeitschriftenartikelde

Files

Original bundle

Now showing 1 - 1 of 1
Thumbnail Image
Name:
art%3A10.1186%2Fs13639-016-0039-5.pdf
Size:
868.71 KB
Format:
Adobe Portable Document Format

License bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
3.39 KB
Format:
Item-specific license agreed upon to submission
Description: