Bitte benutzen Sie diese Kennung, um auf die Ressource zu verweisen: http://dx.doi.org/10.18419/opus-7900
Autor(en): Ströle, Albrecht P.
Wunderlich, Hans-Joachim
Titel: TESTCHIP: a chip for weighted random pattern generation, evaluation, and test control
Erscheinungsdatum: 1991
Dokumentart: Zeitschriftenartikel
Erschienen in: IEEE journal of solid-state circuits 26 (1991), S. 1056-1063. URL http://dx.doi.org./10.1109/4.92026
URI: http://nbn-resolving.de/urn:nbn:de:bsz:93-opus-73123
http://elib.uni-stuttgart.de/handle/11682/7917
http://dx.doi.org/10.18419/opus-7900
Zusammenfassung: In self-testable circuits, additional hardware is incorporated for generating test patterns and evaluating test responses. A built-off test strategy is presented which moves the additional hardware to a programmable extra chip. This is a low-cost test strategy in three ways: (1) the use of random patterns eliminates the expensive test-pattern computation; (2) a microcomputer and an ASIC (application-specific IC) replace the expensive automatic test equipment; and (3) the design for testability overhead is minimized. The presented ASIC generates random patterns, applies them to a circuit under test, and evaluates the test responses by signature analysis. It contains a hardware structure that can produce weighted random patterns corresponding to multiple programmable distributions. These patterns give a high fault coverage and allow short test lengths. A wide range of circuits can be tested as the only requirement is a scan path and no other test structures have to be built in.
Enthalten in den Sammlungen:15 Fakultätsübergreifend / Sonstige Einrichtung

Dateien zu dieser Ressource:
Datei Beschreibung GrößeFormat 
wun20.pdf1,73 MBAdobe PDFÖffnen/Anzeigen


Alle Ressourcen in diesem Repositorium sind urheberrechtlich geschützt.