Bitte benutzen Sie diese Kennung, um auf die Ressource zu verweisen: http://dx.doi.org/10.18419/opus-7905
Autor(en): Kropf, Thomas
Wunderlich, Hans-Joachim
Titel: A common approach to test generation and hardware verification based on temporal logic
Erscheinungsdatum: 1991
Dokumentart: Konferenzbeitrag
Erschienen in: Proceedings / International Test Conference 1991. Altoona, PA : International Test Conference, 1991. - ISBN 0-7803-0242-7, S. 57-66
URI: http://nbn-resolving.de/urn:nbn:de:bsz:93-opus-73081
http://elib.uni-stuttgart.de/handle/11682/7922
http://dx.doi.org/10.18419/opus-7905
Zusammenfassung: Hardware verification and sequential test generation are aspects of the same problem, namely to prove the equal behavior determined by two circuit descriptions. During test generation, this attempt succeeds for the faulty and fault free circuit if redundancy exists, and during verification it succeeds, if the implementation is correct with regard to its specification. This observation can be used to cross-fertilize both areas, which been treated separately up to now. In this paper, a common formal framework for hardware verification and sequential test pattern generation is presented, which is based on modeling the circuit behavior with temporal logic. In addition, a new approach to cope with non resetable flipflops in sequential test generation is proposed, which is not restricted to stuck-at faults. Based on this verification view, it is possible to provide the designer with one tool for checking circuit correctness and generating test patterns. Its first implementation and application is also described.
Enthalten in den Sammlungen:15 Fakultätsübergreifend / Sonstige Einrichtung

Dateien zu dieser Ressource:
Datei Beschreibung GrößeFormat 
wun16.pdf2,31 MBAdobe PDFÖffnen/Anzeigen


Alle Ressourcen in diesem Repositorium sind urheberrechtlich geschützt.