The synthesis of self-test control logic
dc.contributor.author | Haberl, Oliver F. | de |
dc.contributor.author | Wunderlich, Hans-Joachim | de |
dc.date.accessioned | 2012-04-27 | de |
dc.date.accessioned | 2016-03-31T11:44:41Z | |
dc.date.available | 2012-04-27 | de |
dc.date.available | 2016-03-31T11:44:41Z | |
dc.date.issued | 1989 | de |
dc.description.abstract | In recent years, many built-in self-test techniques have been proposed based on feedback shift-registers for pattern generation and signature analysis. But in general, these test-registers cannot test several modules of the chip concurrently, and they have to be controlled by external automatic test equipment. The authors propose a method to integrate additional test-control logic into the chip. On the basis of a register-transfer description of the circuit, the test control is derived, and a corresponding finite automation is synthesized. A hardware implementation is proposed, resulting in circuits where the entire self-test only consists in activating the test mode and clocking and evaluating the overall signature. | en |
dc.identifier.other | 370124480 | de |
dc.identifier.uri | http://nbn-resolving.de/urn:nbn:de:bsz:93-opus-73395 | de |
dc.identifier.uri | http://elib.uni-stuttgart.de/handle/11682/7954 | |
dc.identifier.uri | http://dx.doi.org/10.18419/opus-7937 | |
dc.language.iso | en | de |
dc.rights | info:eu-repo/semantics/openAccess | de |
dc.subject.classification | Fehlererkennung , Selbsttest , VLSI | de |
dc.subject.ddc | 621.3 | de |
dc.title | The synthesis of self-test control logic | en |
dc.type | conferenceObject | de |
ubs.fakultaet | Fakultätsübergreifend / Sonstige Einrichtung | de |
ubs.institut | Sonstige Einrichtung | de |
ubs.opusid | 7339 | de |
ubs.publikation.source | VLSI and computer peripherals : proceedings. Washington, DC : IEEE Computer Soc. Pr., 1989. - ISBN 0-8186-1940-6, S. 5/134-5/136. URL http://dx.doi.org./10.1109/CMPEUR.1989.93499 | de |
ubs.publikation.typ | Konferenzbeitrag | de |